发明名称 Split-gate EEPROM device having floating gate with double polysilicon layer
摘要 Methods of forming EEPROM memory cells having uniformly thick tunneling oxide layers include the steps of forming a preliminary field oxide isolation region of first thickness at a face of a semiconductor substrate of first conductivity type (e.g., P-type) and then forming a tunneling oxide layer on the face, adjacent the preliminary field oxide isolation region. The memory cell's drain region dopants are then implanted through the preliminary field oxide isolation region and into the substrate to form a preliminary drain region of second conductivity type. The preliminary field oxide isolation region is then grown to a second thickness greater than the first thickness by oxidizing the portion of the substrate containing the implanted dopants, to form a final field oxide isolation region which may have a thickness of about 2000 ANGSTROM . To prevent unwanted growth of the tunneling oxide layer, a silicon nitride layer is preferably patterned on the tunneling oxide layer and used as an oxidation mask during the step of growing the preliminary field oxide isolation region to a second thickness. The silicon nitride mask is then removed and then a floating gate electrode and insulated control electrode are patterned on the tunneling oxide layer and channel region to complete the memory cell.
申请公布号 US6144064(A) 申请公布日期 2000.11.07
申请号 US19990275054 申请日期 1999.03.23
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 CHO, MYOUNG-KWAN;KIM, KEON-SOO
分类号 H01L21/8247;H01L27/115;(IPC1-7):H01L29/788 主分类号 H01L21/8247
代理机构 代理人
主权项
地址