发明名称 Chip scale package and method for manufacture thereof
摘要 An assembly process provides a chip scale package (CSP) which characteristically includes (i) a perforated substrate in which vias can be embedded, (ii) a solder mask on which the integrated circuit die can be attached, and (iii) efficient use of the surface area for electrically routing signals from the integrated circuit die to the external terminals attached to the perforated substrate. The resulting package is highly compact and therefore has a foot print minimally larger than the surface area of the integrated circuit chip. Consequently, the costs of substrate and capsulation materials are minimized. The assembly process allows very high volume production because a large number of integrated circuits can be made on a single unit of the substrate, and singulation is performed in the assembly process at a stage much later than the corresponding stage in a conventional process.
申请公布号 US6140708(A) 申请公布日期 2000.10.31
申请号 US19970889834 申请日期 1997.07.08
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 LEE, SHAW WEI;TAKIAR, HEM P.;MATHEW, RANJAN J.
分类号 H01L21/48;H01L21/60;H01L21/673;H01L21/68;H01L23/13;H01L23/498;(IPC1-7):H01L23/48;H01L23/52;H01L29/40 主分类号 H01L21/48
代理机构 代理人
主权项
地址