发明名称 High performance direct coupled FET memory cell
摘要 A pair of directly coupled Field Effect transistors (FETs), a latch of directly coupled FETS, a Static Random Access Memory (SRAM) cell including a latch of directly coupled FETs and the process of forming the directly coupled FET structure, latch and SRAM cell. The vertical FETs, which may be both PFETs, NFETs or one of each, are epi-grown NPN or PNP stacks separated by a gate oxide, SiO2. Each device's gate is the source or drain of the other device of the pair. The preferred embodiment latch includes two such pairs of directly coupled vertical FETs connected together to form cross coupled invertors. A pass gate layer is bonded to one surface of a layer of preferred embodiment latches to form an array of preferred embodiment SRAM cells. The SRAM cell may include one or two pass gates. The preferred embodiment SRAM process has three major steps. First, preferred embodiment latches are formed in an oxide layer on a silicon wafer. Second, the cell pass gates are formed on a pass gate or Input/Output (I/O) layer. Third, the I/O layer is bonded to and connected to the preferred latch layer.
申请公布号 US6137129(A) 申请公布日期 2000.10.24
申请号 US19980002825 申请日期 1998.01.05
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BERTIN, CLAUDE L.;CRONIN, JOHN E.;HEDBERG, ERIK L.;MANDELMAN, JACK A.
分类号 H01L21/8244;H01L27/11;(IPC1-7):H01L27/108;H01L29/74;H01L29/76 主分类号 H01L21/8244
代理机构 代理人
主权项
地址