发明名称 Design and a novel process for formation of DRAM bit line and capacitor node contacts
摘要 A process for fabricating a DRAM cell has been developed, in which two interlaced patterns, each comprised of capacitor node contact holes and bit line contact holes, are independently created, each using a specific photolithographic mask, and a specific photolithographic procedure. The two interlaced patterns allow the creation of the capacitor node contact images, and the bit line contact holes images, to be formed in a thin polysilicon layer, with minimum spacing between contact images. Capacitor node contact holes, as well as bit line contact holes, are than formed in an insulator layer, via a dry etching procedure, using the patterned thin polysilicon layer as a mask. The use of specific masks, or of the interlaced pattern, allows the minimum spacing, between a capacitor node contact hole, and a bit line contact hole, to be limited only by the overlay between photolithographic masks.
申请公布号 US6133599(A) 申请公布日期 2000.10.17
申请号 US19990442498 申请日期 1999.11.18
申请人 VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION 发明人 SUNG, JAN MYE;LIAW, ING-RUEY;KUO, MING-HONG
分类号 H01L21/02;H01L21/8242;H01L27/108;(IPC1-7):H01L27/108;H01L29/76;H01L29/94;H01L31/119 主分类号 H01L21/02
代理机构 代理人
主权项
地址