发明名称 Low mask count process to fabricate mask read only memory devices
摘要 The present invention includes performing a blanket ion implantation to form lightly doped drain regions (LDD) adjacent to gate structures. A second ion implantation is performed with tilted angle to form p channel punchthrough stopping regions. A third ion implantation is used to implant ions into a NMOS device region. Oxide spacers are then formed on gate structures. Next, a forth ion implantation is then carried out to dope ions into the substrate to form source and drain regions in the NMOS region and a NMOS cell region, respectively. Next, a fifth ion implantation is used to dope dopant into a PMOS device region, thereby forming source and drain regions in the PMOS device region. Subsequently, a high temperature thermal anneal is performed to form shallow junction of the devices.
申请公布号 US6133101(A) 申请公布日期 2000.10.17
申请号 US19980057867 申请日期 1998.04.09
申请人 TEXAS INSTRUMENTS - ACER INCORPORATED 发明人 WU, SHYE-LIN
分类号 H01L21/8238;H01L21/8246;(IPC1-7):H01L21/823 主分类号 H01L21/8238
代理机构 代理人
主权项
地址