发明名称 Split gate oxide asymmetric MOS devices
摘要 A method for making an asymmetric MOS device having a notched gate oxide is disclosed herein. Such MOS devices have a region of a gate oxide adjacent to either the source or drain that is thinner than the remainder of the gate oxide. The thin "notched" region of gate oxide lies over a region of the device's channel region that has been engineered to have a relatively "high" threshold voltage (near 0 volts) in comparison to the remainder of the channel region. This region of higher threshold voltage may be created by a pocket region of increased dopant concentration abutting the source or the drain (but not both) and proximate the channel region. The pocket region has the opposite conductivity type as the source and drain. A device so structured behaves like two pseudo-MOS devices in series: a "source FET" and a "drain FET." If the pocket region is located under the source, the source FET will have a higher threshold voltage and a much shorter effective channel length than the drain FET. If the pocket region is located under the drain, the reverse arrangement will be true. The region of thin gate oxide (the notched region) provides a higher gate capacitance than the remaining regions of thicker gate oxide. Thus, the channel region under the notched region of gate oxide has a relatively high concentration of mobile charge carriers in the channel region.
申请公布号 US6121666(A) 申请公布日期 2000.09.19
申请号 US19970884152 申请日期 1997.06.27
申请人 SUN MICROSYSTEMS, INC. 发明人 BURR, JAMES B.
分类号 H01L21/336;H01L29/10;H01L29/423;H01L29/78;(IPC1-7):H01L29/76 主分类号 H01L21/336
代理机构 代理人
主权项
地址