发明名称 Method for making a fuse structure for improved repaired yields on semiconductor memory devices
摘要 This invention relates to a novel fuse structure and method for deleting redundant circuit elements on integrated circuits. This fuse structure is useful for increasing the repair yield on RAM chips by deleting defective rows of memory cells. The method involves forming a fuse area in a patterned electrically conducting layer also used to form interconnections. A relatively thin (0.4 um) insulating layer is deposited having a uniform thickness across the substrate. The next level of patterned interconnections is formed with a portion of the layer aligned over the fuse area to serve as an etch-stop layer. For example, the conducting layers can be the first and second polysilicon layers on a RAM chip. The remaining multilevel of interconnections is then formed having a number of relatively thick interlevel dielectric (ILD) layers interposed which can have an accumulative large variation in thickness across the substrate. Fuse windows (openings) are then selectively etched in the ILD layers to the etch-stop layer and the etch-stop layer is selectively etched in the fuse window to the insulating layer over the fuse area. This process allows fuse structures to be built without overetching that can cause fuse damage. The uniform thick insulating layer allows repeatable and reliable laser abrading (evaporation) to open the desired fuses.
申请公布号 US6121073(A) 申请公布日期 2000.09.19
申请号 US19980024479 申请日期 1998.02.17
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 HUANG, KUO CHING;YING, TSE-LIANG;SHIH, CHENG YEH;LEE, YU HUA;WU, CHENG-MING
分类号 H01L23/525;(IPC1-7):H01L21/82;H01L27/10 主分类号 H01L23/525
代理机构 代理人
主权项
地址