发明名称 CPU-peripheral bus interface using byte enable signaling to control byte lane steering
摘要 A CPU-Peripheral bus interface for 64-bit local bus to 32-bit peripheral bus uses byte enable signaling to provide byte lane steering. Qbuffer logic provides a hardware interface that interfaces directly to the processor local-bus-a Qbuffer protocol using conventional byte enable signals provides lane steering to eliminate the need for separate multiplexing logic. The Qbuffer protocol signals include a BE control signal asserted by the system logic to cause the CPU to relinquish control of the byte enable control lines, such that the system control logic is able to drive the BE control lines with byte enable codes to implement lane steering for CPU-Peripheral transfers.
申请公布号 US6122696(A) 申请公布日期 2000.09.19
申请号 US19970937821 申请日期 1997.09.29
申请人 BROWN, ANDREW T.;MARTINEZ, JR., MARVIN W. 发明人 BROWN, ANDREW T.;MARTINEZ, JR., MARVIN W.
分类号 G06F13/40;(IPC1-7):G06F13/00 主分类号 G06F13/40
代理机构 代理人
主权项
地址