发明名称 Vertical PNP transistor and relative fabrication method
摘要 A vertical PNP transistor integrated in a semiconductor material wafer having an N type substrate and an N type epitaxial layer forming a surface. The transistor has a P type buried collector region astride the substrate and the epitaxial layer; a collector sinker insulating an epitaxial tub from the rest of the wafer; a gain-modulating N type buried base region astride the buried collector region and the epitaxial tub, and forming a base region with the epitaxial tub; and a P type emitter region in the epitaxial tub. An N+ type base sinker extends from the surface, through the epitaxial tub to the buried base region. The gain of the transistor may be modulated by varying the extension and dope concentration of the buried base region, forming a constant or variable dope concentration profile of the buried base region, providing or not a base sinker, and varying the form and distance of the base sinker from the emitter region.
申请公布号 US6114746(A) 申请公布日期 2000.09.05
申请号 US19960686753 申请日期 1996.07.26
申请人 CONSORZIO PER LA RICERCA SULLLA MICROELETTRONICA NEL MEZZOGIORNO;SGS-THOMSON MICROELECTRONICS S.R.L. 发明人 LEONARDI, SALVATORE;LIZZIO, PIETRO;PATTI, DAVIDE GIUSEPPE;PALARA, SERGIO
分类号 H01L21/331;H01L29/10;H01L29/732;(IPC1-7):H01L27/082 主分类号 H01L21/331
代理机构 代理人
主权项
地址