发明名称 Clock synchronized delay scheme using edge-triggered delay lines and latches with one clock lock time
摘要 A timing signal synchronization circuit to align an internal timing clock within an integrated circuit with an external system clock with minimum skew and within one cycle of the external system clock is disclosed. A timing signal synchronization circuit has an input buffer subcircuit to receive and delay the external system clock. A fixed delay line circuit is connected to the input buffer subcircuit to delay the received external system clock by a second delay factor to create a first timing signal. The first timing signal is the input to a first and a second measurement delay line. Each will respectively measure a first part and a second part of a period of the first timing signal. A first latch array will receive the measurement and create a first latch signal. A second latch array will receive the measurement and create a second latch signal. A variable delay line will receive the first and second latch signals, and adjust a delay time to values of the measurements of the first and second parts of the period of the first timing signal less the second delay factor. The variable delay line will receive and delay the first timing signal by the delay time to create a second timing signal. An internal buffer subcircuit will receive, buffer, amplify, and delay by a third delay factor the second timing signal to create the internal timing clock that is synchronized with the external system clock.
申请公布号 US6111925(A) 申请公布日期 2000.08.29
申请号 US19980047541 申请日期 1998.03.25
申请人 VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION 发明人 CHI, MIN-HWA
分类号 H03K5/135;H04L7/033;(IPC1-7):H04L7/00;H03L7/00 主分类号 H03K5/135
代理机构 代理人
主权项
地址