发明名称 Method and apparatus for performing on-chip function checks and locating detected anomalies within a nested time interval using CRCs or the like
摘要 A method and apparatus in which on-chip functions are checked and any detected anomalies are located within a nested time interval. An on-chip function is tested by (1) applying a predetermined data pattern to the function, (2) computing a linear block error detection code residue from any output from the function being tested, and (3) comparing the residue to a error code residue (signature) derived from the output of a copy of the same function with the same data pattern. In one embodiment, the code signature has been previously derived from an error-free copy of the function. Where the signature is supplied contemporaneously by another copy of the same function also being tested, the function copy is not presumed error free. In both cases, any mismatch between the on-chip code residue and the signature indicates error, erasure, or fault. By either recursive reprocessing or shortening the intervals between comparisons, the mismatch can be located within a nested time or sequence interval.
申请公布号 US6105155(A) 申请公布日期 2000.08.15
申请号 US19980010726 申请日期 1998.01.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHENG, JOE-MING;SINGH, SHANKER
分类号 G06F11/10;(IPC1-7):G01R31/28 主分类号 G06F11/10
代理机构 代理人
主权项
地址