发明名称 Memory block for realizing semiconductor memory devices and corresponding manufacturing process
摘要 An electronic memory device organized into sections which are in turn divided into blocks formed of cells and their associated decoding and addressing circuits, the cells being connected in a predetermined circuit configuration and each block being included between two opposite contact regions which are interconnected by parallel continuous conduction lines referred to as the bit lines. In the present invention, at least one interruption is provided in each bit line near a contact region by inserting a controlled switch which functions as a block selector. Advantageously, the proposed solution allows each block to be isolated individually by enabling or disabling as appropriate the switches of the cascade connected blocks. Also provided is a method of implementing the memory block, as organized into a matrix-like configuration, individually selectable from a plurality of blocks embedded in a memory device, wherein each memory cell is identified by a continuous bit line enabled by at least one block selector, by a broken bit line or 'segment' connected to the continuous one through an address device, and by a word line orthogonal to the direction of the bit lines, and formed on a substrate having a first type of conductivity.
申请公布号 US6101124(A) 申请公布日期 2000.08.08
申请号 US19990327111 申请日期 1999.06.07
申请人 STMICROELECTRONICS S.R.L. 发明人 CAMERLENGHI, EMILIO;CAPPELLETTI, PAOLO;PIVIDORI, LUCA
分类号 G11C7/18;G11C8/12;G11C16/04;H01L21/822;H01L21/8247;H01L27/04;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):G11C16/04 主分类号 G11C7/18
代理机构 代理人
主权项
地址