发明名称 Phase locked loop circuit
摘要 The present invention is intended to reliably achieve a locked PLL even with a short VFO field to correctly perform subsequent reproduction of information data. A PLL circuit of the present invention is supplied with a composite signal composed of a repetitive signal including a pulse train of a constant duty ratio and a random signal including a pulse train allowing variations in duty ratio, where the two signals are arranged in time series. The circuit is provided with a VCO for generating an output signal having a frequency according to a control signal, a PFC for comparing the repetitive signal with the output signal in terms of phase and frequency to generate a phase frequency error signal, a PC for comparing the random signal with the output signal to generate a phase error signal, and loop filters for extracting predetermined band components of the phase frequency error signal and the phase error signal to generate the control signal. Since a PLL is formed including the phase frequency comparator, which has a wide dynamic range and operates at a single lock point, during reading a VFO, a reliable drawing operation is achieved even with a short VFO without miss lock.
申请公布号 US6097777(A) 申请公布日期 2000.08.01
申请号 US19970879972 申请日期 1997.06.20
申请人 PIONEER ELECTRONIC CORPORATION 发明人 TATEISHI, KIYOSHI;TAKAHASHI, KAZUO
分类号 G11B20/14;H03L7/08;H03L7/087;H03L7/095;H03L7/107;H04L7/033;H04L7/04;(IPC1-7):H03D3/24 主分类号 G11B20/14
代理机构 代理人
主权项
地址