发明名称 Encoder/decoder system with suppressed error propagation
摘要 A magnetic recording system with a rate 16/17(0,6/8) encoder/decoder modulation code. This modulation code has a low k constraint for synchronization of a road clock of the magnetic recording system. Furthermore, this magnetic recording system has a low hard error rate due to low 3- and 4-byte error propagation. The digital logic circuit for the encoder/decoder system is elegantly simple. Such simplicity reduces propagational delays and circuit size, as measured in number of logic gates. The modulation code is implemented with a decoder that includes a lower byte decoder and an upper byte decoder. An input of the upper byte decoder is in part coupled to and in part decoupled from the lower byte decoder. Similarly, an input of the lower byte decoder is in part coupled to and in part decoupled from the upper byte decoder.
申请公布号 US6097320(A) 申请公布日期 2000.08.01
申请号 US19980009664 申请日期 1998.01.20
申请人 SILICON SYSTEMS, INC. 发明人 KUKI, RYOHEI;SAEKI, KOSHIRO
分类号 G11B20/14;H03M13/31;(IPC1-7):H03M5/00;H03M7/00 主分类号 G11B20/14
代理机构 代理人
主权项
地址