发明名称 System and method for self-referential accesses in a multiprocessor computer
摘要 A fault-tolerant computer architecture is described wherein the effect of hardware faults is diminished. The architecture employs a main data bus having a plurality of interface slots for interconnecting conventional computer sub-systems. The number and type of sub-systems may vary considerably, however, a central processor sub-system which encompasses the inventive elements of the invention is always included. The central processor sub-system employs a plurality of central processing modules operating in parallel in a substantially synchronized manner. One of the central processing modules operates as a master central processing module, and is the only module capable of reading data from and writing data to the main data bus. The master central processing module is initially chosen arbitrarily from among the central processing modules. Each central processing module contains a means by which the module can compare data on the main data bus with data on a secondary bus within each module in order to determine if there is an inconsistency indicating a hardware fault. If such an inconsistency is detected, each module generates state outputs which reflect the probability that a particular module is the source of the fault. A synchronization bus which is separate from the main data bus interconnects the central processing modules and transmits the state outputs from each module to every other central processing module.
申请公布号 US6092218(A) 申请公布日期 2000.07.18
申请号 US19990273773 申请日期 1999.03.22
申请人 SUN MICROSYSTEMS, INC. 发明人 LIDDELL, DAVID C.;WILLIAMS, EMRYS J.
分类号 G06F11/16;G05B9/02;G06F1/26;G06F11/00;G06F11/07;G06F11/10;G06F11/14;G06F11/20;G06F13/00;H02H3/05;H03K19/003;H03K19/007;(IPC1-7):G06F11/00 主分类号 G06F11/16
代理机构 代理人
主权项
地址