发明名称 PATTERN GENERATOR FOR A PACKET-BASED MEMORY TESTER
摘要 A pattern generator for use in a memory tester to provide packet address and data signals to a packet-based memory-under-test is disclosed. The pattern generator includes an address source for generating an external packet memory address signal. The external packet memory address signal represents a plurality of addressable memory elements in the memory-under-test. A plurality of data generators are disposed in parallel relationship and coupled to the output of the address source to receive at least a portion of the packet memory address signal. Each of the data generators has logic operative to derive an internal address from the packet address. The internal address corresponds to an individual memory element within the memory under test. A sequencer is disposed at the outputs of the data generators to distribute the data generator outputs in a packet waveform for application to the memory-under-test.
申请公布号 WO0040986(A1) 申请公布日期 2000.07.13
申请号 WO2000US00278 申请日期 2000.01.07
申请人 TERADYNE, INC. 发明人 REICHERT, PETER;SOPKIN, BILL;REED, CHRIS
分类号 G01R31/3183;G01R31/28;G01R31/3181;G01R31/319;G06F12/16;G11C11/401;G11C29/56;(IPC1-7):G01R31/318;G11C29/00 主分类号 G01R31/3183
代理机构 代理人
主权项
地址