发明名称 AVOIDING LATENT ERRORS IN A LOGIC NETWORK FOR MAJORITY SELECT ION OF BINARY SIGNALS
摘要 A circuit and a method for avoiding latent errors in a logic network for majority selection of binary signals in a triplicated system. Errors which result from errors or faults in one of two or more parallel-connected transistors of one or more separate logic devices included in the logic network are avoided by repeatedly switching each of the separate logic devices in a manner such that transistors which were parallel-connected become series-connected, and vice versa. As a result, these devices will perform alternately logic operations which are the dual correspondence of one another, e.g. NAND- and NOR-operations with the aid of the same transistors in both instances. Thus, in practice, majority selection will be performed alternately with two mutually different logic networks, which are the dual correspondence of each other.
申请公布号 CA2032519(C) 申请公布日期 2000.07.11
申请号 CA19902032519 申请日期 1990.05.03
申请人 发明人 HAULIN, TORD LENNART
分类号 G06F7/00;G06F11/18;H03K19/173;H03K19/23;(IPC1-7):G06F11/18 主分类号 G06F7/00
代理机构 代理人
主权项
地址