发明名称 Multi-processor computer system having a data switch with simultaneous insertion buffers for eliminating arbitration interdependencies
摘要 An architecture and coherency protocol for use in a large SMP computer system includes a hierarchical switch structure which allows for a number of multi-processor nodes to be coupled to the switch to operate at an optimum performance. Within each multi-processor node, a simultaneous buffering system is provided that allows all of the processors of the multi-processor node to operate at peak performance. A memory is shared among the nodes, with a portion of the memory resident at each of the multi-processor nodes. Each of the multi-processor nodes includes a number of elements for maintaining memory coherency, including a victim cache, a directory and a transaction tracking table. The victim cache allows for selective updates of victim data destined for memory stored at a remote multi-processing node, thereby improving the overall performance of memory. Memory performance is additionally improved by including, at each memory, a delayed write buffer which is used in conjunction with the directory to identify victims that are to be written to memory. An arb bus coupled to the output of the directory of each node provides a central ordering point for all messages that are transferred through the SMP. The messages comprise a number of transactions, and each transaction is assigned to a number of different virtual channels, depending upon the processing stage of the message. The use of virtual channels thus helps to maintain data coherency by providing a straightforward method for maintaining system order. Using the virtual channels and the directory structure, cache coherency problems that would previously result in deadlock may be avoided.
申请公布号 US6085276(A) 申请公布日期 2000.07.04
申请号 US19970957751 申请日期 1997.10.24
申请人 COMPAQ COMPUTERS CORPORATION 发明人 VANDOREN, STEPHEN R.;SHARMA, MADHUMITRA
分类号 G06F13/362;G06F13/40;(IPC1-7):G06F13/00 主分类号 G06F13/362
代理机构 代理人
主权项
地址