发明名称 A DELAY LOCK LOOP WITH TRANSITION RECYCLING FOR CLOCK RECOVERY OF NRZ RUN-LENGTH ENCODED SERIAL DATA SIGNALS
摘要 A clock recovery circuit uses a pair of variable delay lines to recover clock from a non-return to zero (NRZ) data stream. If an incoming clock transition occurs in the NRZ data, it is passed through one delay line to the output. If no incoming transition occurs, the transition at the output of the first delay line is recycled back through the second delay line. The outputs of the first and second delay lines are combined so that a transition occurs at every possible transition instant, regardless of whether a transition is present in the incoming data at the corresponding time. This permits the benefits of a delay locked loop to be achieved when using NRZ data. Applications of the clock recovery circuits to gigabit data communications systems are describe.
申请公布号 EP1013028(A1) 申请公布日期 2000.06.28
申请号 EP19980910348 申请日期 1998.03.16
申请人 SUN MICROSYSTEMS, INC. 发明人 DROST, ROBERT, J.;BOSNYAK, ROBERT, J.
分类号 H03L7/081;H04L7/027;H04L7/033 主分类号 H03L7/081
代理机构 代理人
主权项
地址