发明名称 Method and apparatus for parallel redundancy in semiconductor memories
摘要 <p>The present disclosure relates to semiconductor memories and more particularly, to an improved method and apparatus for replacing defective row/column lines. In accordance with the present invention, a high replacement flexibility redundancy and method is employed to increase chip yield and prevent sense amplifier signal contention. Redundancy elements are integrated in at least two of a plurality of memory arrays, which don't share the sense amplifiers. Thus, no additional sense amplifiers are required. A defective row/column line in a first array or block is replaced with a redundant row/column line from its own redundancy. A corresponding row/column line whether defective or not is replaced in a second array or block, which does not share sense amplifiers with the first block. The corresponding row/column is replaced to mimic the redundancy replacement of the first block thereby increasing flexibility and yield as well as preventing sensing signal contention.</p>
申请公布号 EP1014267(A1) 申请公布日期 2000.06.28
申请号 EP19990125357 申请日期 1999.12.20
申请人 INFINEON TECHNOLOGIES NORTH AMERICA CORP.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KIRIHATA, TOSHIAKI;DANIEL, GABRIEL
分类号 G11C11/401;G11C29/00;G11C29/04;H01L21/82;H01L21/8242;H01L27/108;(IPC1-7):G06F11/20 主分类号 G11C11/401
代理机构 代理人
主权项
地址