发明名称 MULTIPLICATION CIRCUIT AND OTA
摘要 PROBLEM TO BE SOLVED: To provide a MOS multiplication circuit which reduces influence due to the reduction of the mobility of transistor carrier and is suitable to be formed on a semiconductor integrated circuit and a MOS-OTS (operational transconductance amplifier). SOLUTION: The circuit includes 1st to 4th transistors where fixed voltage is applied between their gates and whose sources are connected in a common way and which are driven by a constant current source and operate in a linear area. When a 1st input voltage is defined as V1, a 2nd input voltage is defined as V2, V3 is defined as an optional voltage and (a), (b) and (c) are defined as optional constants, aV1+bV2+V3, (a-c)V1+bV2+V3, aV1+(b-1/c)V2+V3 and (a-c)V1+(b-1/c)V2+V3 voltages are applied to the drains of the 1st to 4th transistors, respectively, the 1st to 4th transistors operate in the linear area, the difference current between the sum current of drain currents of the 1st and 4th transistors and the sum current of drain currents of the 2nd and 3rd transistors is defined as an output current, and current that is in proportion to the product of a 1st input voltage and a 2nd input voltage is outputted.
申请公布号 JP2000172775(A) 申请公布日期 2000.06.23
申请号 JP19980352285 申请日期 1998.12.11
申请人 NEC CORP 发明人 KIMURA KATSUHARU
分类号 G06G7/163;H03F3/16;H03F3/45;(IPC1-7):G06G7/163 主分类号 G06G7/163
代理机构 代理人
主权项
地址