发明名称 Programmable power reduction in a clock-distribution circuit
摘要 A clock distribution circuit and method for programmable ICs whereby the incoming clock frequency is optionally divided by two and distributed at the new, lower frequency. Programmable dual-edge/single-edge flip-flops are provided that optionally operate at twice the frequency of the distributed clock, being responsive to both rising and falling edges of the distributed clock. When the clock divider is enabled and the flip-flops are programmed as dual-edge, the operating frequency is the same as that of the incoming clock; however, the frequency of the distributed clock is reduced by one-half. This reduction halves the frequency at which the clock distribution circuits operate, and consequently approximately halves the power dissipated by the clock distribution circuit, thereby providing a programmable power-saving mode.
申请公布号 US6072348(A) 申请公布日期 2000.06.06
申请号 US19970890952 申请日期 1997.07.09
申请人 XILINX, INC. 发明人 NEW, BERNARD J.;BAUER, TREVOR J.;YOUNG, STEVEN P.
分类号 G06F1/08;G06F1/32;(IPC1-7):H03K1/04 主分类号 G06F1/08
代理机构 代理人
主权项
地址