发明名称 IMPROVED FLIP-FLOPS AND OTHER LOGIC CIRCUITS AND TECHNIQUES FOR IMPROVING LAYOUTS OF INTEGRATED CIRCUITS
摘要 Techniques for providing improved memory flip-flops and other logic circuits are described. A flip-flop uses only one p-channel transistor (M14) to drive the output node strongly to achieve fast results. To reduce diffusion area, parallel logic is substantially eliminated and only series branches are used, in critical areas. This allows all pull-up transistors and/or all pull-down transistors to be formed from contiguous active areas. The D-to-Q path is reduced, and the clock is used to control the output. The clock becomes the dominant controller of the output when it is located closest to the output. Placing the clock devices (M35, M39-M40) closest to the clocked nodes reduces clock skew. The rising D response time and falling D response time are caused to be as close as possible to reduce the overall cycle time. To reduce parasitics in the circuit, complex-gates are used which are asymmetric. Even multiples of series branches per gate are used to share contacts and eliminate breaks in the layout diffusion. Adding complex-gates to a circuit while using asymmetric gates for smaller layouts achieves additional functionality. One component of the clock, along with the master drive circuit, is used to drive the slave latch of a flip-flop to avoid inserting additional gates into the logic of the fast output path. Reset and set circuitry is designed to be outside the critical path of the clock, and outside the slave latch, to provide rapid Q output response time to the clock and D inputs.
申请公布号 WO0031871(A1) 申请公布日期 2000.06.02
申请号 WO1999US26820 申请日期 1999.11.11
申请人 NANOPOWER, INC.;SCHOBER, ROBERT, C. 发明人 SCHOBER, ROBERT, C.
分类号 G11C8/08;G11C8/10;G11C11/412;H01L27/02;H01L27/088;H01L27/092;H01L27/11;H03K3/3562;H03K5/151;H03K19/21;H03K19/23;(IPC1-7):H03K3/289;H03K5/13;H03K19/00 主分类号 G11C8/08
代理机构 代理人
主权项
地址