发明名称 DYNAMIC REGISTER WITH IDDQ TESTING CAPABILITY
摘要 The present invention is a method and a system for controlling a voltage at a node in a circuit such that the node is prevented from having an unknown floating voltage during a steady state of a clock signal. The circuit includes a transmission gate which has input and output terminals, and operates in response to a clock signal. The node is located proximal to the output terminal of the transmission gate. The method includes the operations of driving the node with an input signal when the transmission gate is open during a first steady state of the clock signal and pulling the node to a fixed voltage when the transmission gate is closed during a second steady state of the clock signal.
申请公布号 WO0029860(A2) 申请公布日期 2000.05.25
申请号 WO1999US27057 申请日期 1999.11.12
申请人 BROADCOM CORPORATION;HATAMIAN, MEHDI 发明人 HATAMIAN, MEHDI
分类号 G01R31/30;G01R31/317;G01R31/3185;H04B3/23;H04B3/32;H04L1/00;H04L1/24;H04L7/02;H04L7/033;H04L25/03;H04L25/06;H04L25/14;H04L25/49;H04L25/497;(IPC1-7):G01R31/00 主分类号 G01R31/30
代理机构 代理人
主权项
地址