发明名称 Frequency divider with lower power consumption
摘要 A frequency divider such as a dual modulus prescaler has a division factor switchable between 1/N and 1/(N+1) and an input frequency of approximately 1 GHz as occurs, for example, in mobile telecommunication systems (GSM or DECT telephones). Low power consumption is achieved by using only the input flipflop to process the relatively high input frequency and an intermediate signal having only half the frequency is supplied to an intermediate divider and an output signal is already taken at a penultimate stage of a divider expansion connected following the intermediate divider.
申请公布号 US6067339(A) 申请公布日期 2000.05.23
申请号 US19980153060 申请日期 1998.09.15
申请人 SIEMENS AKTIENGESELLSCHAFT 发明人 KNAPP, HERBERT;WILHELM, WILHELM
分类号 H03K23/00;H03K23/66;(IPC1-7):H03K21/00 主分类号 H03K23/00
代理机构 代理人
主权项
地址