发明名称 PIPELINED CENTRAL PROCESSOR INCORPORATING INDICATOR BUSY SENSING AND RESPONSIVE PIPELINE TIMING MODIFICATION
摘要 <p>A pipelined processor (30) for simultaneously performing one of a plurality of successive operations on each of a plurality of successive instructions within the pipeline, the successive operations including at least an instruction fetch stage, an operand address stage, an operand fetch stage, an execution stage and a result handling stage. The processor (30) also maintains a plurality of indicators which are selectively updated during the result handling stage for a given instruction to reflect the results obtained during the execution stage thereof. When the second instruction of first and second successively fetched instructions is a conditional transfer, a determination is made as to which indicators may be affected by the execution of the first instruction, and a determination is also made as to which indicator the conditional transfer is to test to decide whether there is a GO or a NOGO condition. If the indicator to be tested by the conditional transfer instruction is among those which may be affected by the immediately preceding instruction, the conditional transfer instruction is held at a predetermined stage, for example, in operand addressing, in the pipeline for a predetermined period, such as one full clock cycle, to permit the indicator to be tested to settle before the conditional transfer instruction tests it.</p>
申请公布号 WO2000028412(A1) 申请公布日期 2000.05.18
申请号 US1999025931 申请日期 1999.11.02
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址