发明名称 Output buffer circuit having low breakdown voltage
摘要 In an output buffer circuit, a logic circuit generates first and second data signals each having a voltage level between a low voltage and a first high voltage. A level shift circuit receives the first data signal and generates a third data signal having a voltage between a first intermediate voltage and a second high voltage higher than the first high voltage. An output circuit includes first and second P-channel MOS transistors and first and second N-channel MOS transistors powered by the low voltage and the second high voltage, a gate of the first P-channel MOS transistor receives the third data signal, a gate of the second P-channel MOS transistor receives a second intermediate voltage between the low voltage and the second high voltage, a gate of the first N-channel MOS transistor receives the data signal, and a gate of the second N-channel MOS transistor receives a third intermediate voltage.
申请公布号 US6064227(A) 申请公布日期 2000.05.16
申请号 US19980059248 申请日期 1998.04.14
申请人 NEC CORPORATION 发明人 SAITO, TOSHIAKI
分类号 H03K19/0185;H03K19/003;H03K19/0175;(IPC1-7):H03K19/094;H03K19/00;H03K19/017;H03K19/20;G05K3/02 主分类号 H03K19/0185
代理机构 代理人
主权项
地址