发明名称 Duty cycle control buffer circuit with selective frequency dividing function
摘要 A duty cycle control buffer uses an edge detector input stage to detect the transitions of an unpredictable clock signal input. The edge detector generates one shot output signals in synchronism with the clock signal. A pulse width controllable monostable multivibrator converts the one shot signals into rectangular pulses, at the same frequency as the original clock input. The rectangular pulses are inverted and then averaged, to provide a voltage input to one side of an operational amplifier. A reference voltage is supplied to the other side of the operational amplifier, such that the difference between the average voltage and the reference voltage generates an output control voltage from the operational amplifier. This control voltage provides negative feedback to a pulse width control stage within the monostable multivibrator, thereby adjusting the pulse width of the rectangular pulse output until a steady state is reached. A frequency divider circuit may be inserted in front of the edge detector to add a selective frequency dividing capability to the duty cycle control buffer.
申请公布号 US6060922(A) 申请公布日期 2000.05.09
申请号 US19980026842 申请日期 1998.02.20
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE;COMPUTER COMMUNICATION RESEARCH LABS. 发明人 CHOW, HWANG-CHERNG;SHUAI, CHI-CHANG;CHU, YUAN-HUA
分类号 H03K5/04;H03K5/156;(IPC1-7):H03K3/017 主分类号 H03K5/04
代理机构 代理人
主权项
地址