发明名称 Microprocessor with a nestable delayed branch instruction without branch related pipeline interlocks
摘要 A microprocessor 1 has an instruction fetch/decode unit 10a-c, a plurality of execution units, including an arithmetic and load/store unit D1, a multiplier M1, an ALU/shifter unit S1, an arithmetic logic unit ("ALU") L1, a shared multiport register file 20a from which data are read and to which data are written, and a memory 22. These units form an instruction execution pipeline that operates without interlocks so that nestable delayed branch instructions are provided. The control circuitry for the instruction execution pipeline is operable to begin processing a second branch instruction having a second target address on a pipeline phase immediately after beginning processing of a first branch instruction having a first target address. Furthermore, the control circuitry has no interlock or delay circuitry to condition processing of the second branch instruction based on processing of the first branch instruction, therefore the program counter circuitry receives the second target address on a pipeline phase immediately after receiving the first target address regardless of whether the first branch is taken or not. Thus, one instruction may be executed from the first target branch address and then the execution sequence can be preempted to the second target address.
申请公布号 US6055628(A) 申请公布日期 2000.04.25
申请号 US19980012676 申请日期 1998.01.23
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SESHAN, NATARAJAN;SIMAR, JR., LAURENCE R.
分类号 G06F9/38;G06F9/32;(IPC1-7):G06F15/16 主分类号 G06F9/38
代理机构 代理人
主权项
地址