发明名称 Fast calculaton of the flush delay on chips with LSSD design
摘要 <p>A new-style method of measuring the flush delay on chips in LSSD design is described. The flush delay is a measurement variable for the switching speed of a chip. First the clock inputs of all flip-flops of a scan path are activated in order to switch the flip-flops to continuity. Then a signal edge is applied to the scan input which appears with a time delay at the scan output of the flip-flop chain. From the time at which the signal edge is applied to the scan input, the scan output is scanned at periodic intervals. The measurements obtained are compared against a pre-set expected value; all measurement values deviating from the expected value are counted. The flush delay is produced by multiplying the number of deviating measurement values by the measurement period. In contrast to previous measurement methods, in the method presented here a single measurement is sufficient to determine the flush delay. It is also possible to measure the flush delays of several scan paths in parallel.</p>
申请公布号 EP0994361(A2) 申请公布日期 2000.04.19
申请号 EP19990117109 申请日期 1999.08.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 APPINGER, JOERG;NEUHAEUSLER, FRANZ;ROST, PETER;TORREITER, OTTO
分类号 G01R31/30;G01R31/3185;G01R31/3193;(IPC1-7):G01R31/318 主分类号 G01R31/30
代理机构 代理人
主权项
地址