发明名称 Method and apparatus for clock uncertainty minimization
摘要 A method and apparatus for drastically reducing timing uncertainties in clocked digital circuits simply, at virtually no cost, and using only standard clock drivers and simple, inexpensive electrical components is described. The method includes the steps of minimizing timing uncertainties by controlling both clock skew and clock jitter. Intrinsic clock skew is eliminated by ganging the outputs of a multi-line clock together onto a capacitive metal island disposed on a printed circuit board (PCB). Extrinsic clock skew is controlled through the use of wide, relatively high-capacitance traces of matched length and disposed on a single, common signal layer of the PCB, each leading to a respective receiver circuit and terminated identically. Clock jitter is controlled by electrically isolating a region of the PCB, disposing the clock driver in the region in such a way as to minimize noise, and providing quiet local power and ground to the region.
申请公布号 US6052012(A) 申请公布日期 2000.04.18
申请号 US19980106823 申请日期 1998.06.29
申请人 CISCO TECHNOLOGY, INC. 发明人 CAMERLO, SERGIO D.
分类号 G06F1/10;H05K1/02;(IPC1-7):G06F1/04 主分类号 G06F1/10
代理机构 代理人
主权项
地址