发明名称 Wafer-level method of hot-carrier reliability test for semiconductor wafers
摘要 A wafer-level method is provided for hot-carrier reliability testing a plurality of MOS transistors formed in a semiconductor wafer. The MOS transistors in the semiconductor wafer are divided into at least three groups, including a first group, a second group, and a third group. A built-in multi-voltage supplier is integrally formed along with the MOS transistors undergoing testing in the same semiconductor wafer. This built-in multi-voltage supplier is devised in such a manner as to divide an input voltage into at least four testing voltages, including a first drain voltage, a second drain voltage, a third drain voltage, and a gate voltage. The gate voltage is connected to all of the MOS transistors undergoing testing, while the first drain voltage is connected to the drain of all of the first group of MOS transistors, the second drain voltage is connected to the drain of all of the second group of MOS transistors, and the third drain voltage is connected to the drain of all of the third group of MOS transistors. After this, the electrical characteristics under influence of the hot-carrier effects are measured. The method allows for a wafer-level testing procedure that can be performed immediately after the fabrication of the semiconductor wafer is completed. The testing procedure is also efficient and cost-effective to perform.
申请公布号 US6051984(A) 申请公布日期 2000.04.18
申请号 US19970964372 申请日期 1997.11.06
申请人 WINBOND ELECTRONICS CORP. 发明人 HUANG, HONDA;YANG, JIUUN-JER
分类号 G01R31/28;G01R31/3185;(IPC1-7):H01L21/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址