发明名称 Sequential logic circuit with active and sleep modes
摘要 A sequential logic circuit having active and sleep modes is provided, which prevents the stored information from being broken immediately after the transition from a sleep mode to an active mode. This sequential logic circuit is comprised of a latch circuit having an input terminal to which an input signal is applied, an output terminal from which an output signal is derived, and a set and/or reset terminal to which a set and/or reset signal is applied. The latch circuit has an active mode where a latch function is operable and a sleep mode where the latch function is inoperable, one of which is alternatively selected. The output signal is set or reset to have a specific logic state by the set or reset signal having a specific logic level applied to the set or reset terminal in the active mode. The sequential logic circuit further includes a means for preventing the set or reset signal from being applied to the set or reset terminal in the sleep mode, thereby avoiding loss of information or data latched in the latch circuit prior to transition to the sleep mode from the active mode. Thus, the information-latch operation in both of the modes is ensured. <IMAGE>
申请公布号 EP0993116(A1) 申请公布日期 2000.04.12
申请号 EP19990119562 申请日期 1999.10.01
申请人 NEC CORPORATION 发明人 OGAWA, TADAHIKO
分类号 G06F1/32;G06F1/24;H03K3/012;H03K3/037 主分类号 G06F1/32
代理机构 代理人
主权项
地址