发明名称 Semiconductor memory device with testable spare columns and rows
摘要 A synchronous dynamic random access memory has spare columns which can be tested before shipping. In the memory, a mode set register outputs a multibank write signal in the test mode. A CBS latch circuit generates not only a signal for selecting the spare column decoders in banks and in the test mode but also signals for selecting the column decoders. Write driving circuits write the data onto the column lines selected by the column decoders and onto the spare column lines selected by the spare column decoders.
申请公布号 US6046955(A) 申请公布日期 2000.04.04
申请号 US19990271468 申请日期 1999.03.17
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 SUEMATSU, YASUHIRO;OHSHIMA, SHIGEO
分类号 G01R31/28;G11C8/12;G11C11/401;G11C11/407;G11C29/04;G11C29/34;(IPC1-7):G11C8/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址