发明名称 Integrated capacitance multiplier especially for a temperature compensated circuit
摘要 An integrated capacitance multiplier circuit utilizes a pair of field effect transistors, biased in a conducting state, as virtual resistances of a classic operational amplifier network for implementing a capacitance multiplier function. The two field effect transistors have different sizes from each other for attaining a given ON-resistance ratio. A biasing circuit provides independently adjustable biasing voltages for the two field effect transistors. At least one of the two biasing voltages produced by the biasing circuit can be made dependent on temperature according to a certain dependency law in order to exploit the capacitance multiplier circuit for temperature compensating an integrated RC circuit employing the virtual capacitance provided by the multiplier circuit.
申请公布号 US6040730(A) 申请公布日期 2000.03.21
申请号 US19930098740 申请日期 1993.07.28
申请人 SGS-THOMSON MICROELECTRONICS S.R.L. 发明人 FERRARIO, BRUNO
分类号 H03H11/46;G06G7/62;G11C27/02;(IPC1-7):G06G7/64;H03B1/00 主分类号 H03H11/46
代理机构 代理人
主权项
地址