发明名称 Isolated flip chip or bga to minimize interconnect stress due to thermal mismatch
摘要 A wiring substrate with reduced thermal expansion stress. A wiring substrate, such as a laminated PWB, thin film circuit, lead frame, or chip carrier accepts an integrated circuit, such as a die, a flip chip, or ball grid array package. The wiring substrate has a thermal expansion stress reduction insert, void, or constructive void in a thermal expansion stress region proximate to the integrated circuit. The thermal expansion stress reduction insert or void may extend a selected distance from the edge or edges of the integrated circuit attachment area. The thermal expansion stress reduction insert or void improves the flexibility of the wiring substrate in the region that is joined to the integrated circuit, thus reducing thermal stress between components of the wiring substrate-integrated circuit assembly. In another embodiment, layers of a laminated wiring substrate are intentionally not bonded beneath the chip attach area, thus allowing greater flexibility of the upper layer of the laminate.
申请公布号 AU5569999(A) 申请公布日期 2000.03.14
申请号 AU19990055699 申请日期 1999.08.17
申请人 KULICKE & SOFFA HOLDINGS, INC. 发明人 SUNDAR KAMATH;DAVID CHAZAN;JAN I. STRANDBERG;SOLOMON I. BEILIN
分类号 H01L23/373;H01L23/538;H05K1/02 主分类号 H01L23/373
代理机构 代理人
主权项
地址