发明名称 Physical design automation system and process for designing integrated circuit chip using chessboard and jiggle optimization
摘要 A cell placement for an integrated circuit chip is divided into two "chessboard" patterns or "jiggles". Each pattern resembles a chessboard in that it consists of alternating regions of different types or "colors" such that no region of a given color has an edge common with another region of the same color. The jiggles are offset relative to each other such that the regions of one jiggle partially overlap at least two regions of the other jiggle. A placement improvement operation such as simulated annealing is performed sequentially for each color of each jiggle. During each operation, a plurality of parallel processors operate on the regions simultaneously using a previous copy of the entire chip, with one processor being assigned to one or more regions. At the end of each operation, the copy of the chip is updated. The chessboard patterns eliminate unproductive cell moves resulting from adjacent regions having a common edge. The jiggles enable cells to move to their optimal positions from their initial region to any other region on the chip. The regions can have rectangular, triangular or hexagonal shapes.
申请公布号 US6038385(A) 申请公布日期 2000.03.14
申请号 US19960609397 申请日期 1996.03.01
申请人 LSI LOGIC CORPORATION 发明人 SCEPANOVIC, RANKO;KOFORD, JAMES S.;ANDREEV, ALEXANDER E.;PAVISIC, IVAN
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址