发明名称 Semiconductor memory device having a back gate voltage controlled delay circuit
摘要 A semiconductor memory device has an address buffer (200, 230). A pre-decoder circuit (202, 232) receives the output of the address buffer (200, 230), and a memory array (212) receives the output of the pre-decoder circuit. A main amplifier (216, 248) in turn receives the output of the memory array (212, 244). An address transition detector (ATD) pulse generator circuit (204, 234) also receives the output of the address buffer (200, 230), and a pulse delay circuit (208, 240) receives the output of the address transition detector pulse generator circuit (204, 234). The pulse delay circuit (208, 240) also provides a main amplifier signal to the main amplifier (216, 248). The memory device further includes a voltage generator (206, 236) that generates a back gate voltage which is provided as a low voltage supply (VBB) for the address transition detector (ATD) pulse generator circuit (204, 234) and the pulse delay circuit (208, 240). The address transition detector (ATD) pulse generator (204, 234) and the pulse delay circuit (208, 240) have a delay that is controlled by the back gate voltage (VBB) and has a reduced dependency on a high voltage supply (VDD) of the memory device.
申请公布号 US6034920(A) 申请公布日期 2000.03.07
申请号 US19980198816 申请日期 1998.11.24
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SUKEGAWA, SHUNICHI;BESSHO, SHINJI;TACHIBANA, TADASHI;YOSHIDA, HIROYUKI
分类号 G11C7/06;G11C8/18;(IPC1-7):G11C8/00 主分类号 G11C7/06
代理机构 代理人
主权项
地址