发明名称 Identification and test generation for primitive faults
摘要 A method to identify and test primitive faults in combinational circuits described as multi-level or two-level netlists. A primitive fault is a multiple path delay for which none of the single paths contained in the fault is robustly or non-robustly testable while the presence of the fault will degrade the circuit performance. Identification and testing of primitive faults is important for at least two reasons: (1) a large percentage of paths in production circuits remain untestable under the single-path delay fault model, (2) distributed manufacturing defects usually adversely affect more than one path and these defects can be detected only by analyzing multiple affected paths. The single-path delay faults contained in a primitive fault have to merge at some gate(s). The methodology for identifying primitive faults can quickly (1) rule out a large number of gates as possible merging points for primitive faults, and (2) reduce or prune the combination of paths that can never belong to any primitive fault. The procedure for identifying a primitive fault also produces a test for the fault. A complete algorithm is presented for identifying and testing double path delay faults. A similar procedure can be used to identify primitive faults consisting of three or more paths. Experimental results on several multi-level combinational benchmark circuits are included to demonstrate the usefulness and efficiency of the technique.
申请公布号 US6018813(A) 申请公布日期 2000.01.25
申请号 US19970837561 申请日期 1997.04.21
申请人 NEC USA, INC. 发明人 CHAKRADHAR, SRIMAT T.;CHENG, KWANG-TING;KRSTIC, ANGELA
分类号 G01R31/3183;(IPC1-7):G01R31/28 主分类号 G01R31/3183
代理机构 代理人
主权项
地址