发明名称 Methods of fabricating integrated circuit memory devices including silicide blocking layers on memory cell transistor source and drain regions
摘要 Integrated circuit memory devices are fabricated by fabricating an array of memory cell field effect transistors and peripheral circuit field effect transistors that are spaced-apart from the memory cell transistors, in an integrated circuit substrate. The memory cell transistors include spaced-apart memory cell transistor source and drain regions and a memory cell gate therebetween. The peripheral circuit transistors include spaced-apart peripheral circuit transistor source and drain regions and a peripheral circuit gate therebetween. A silicide blocking layer is formed on the memory cell transistor source and drain regions. The integrated circuit substrate is silicided to thereby form a silicide layer on the memory cell transistor gates, on the peripheral circuit source and drain regions and on the peripheral circuit gates, such that the memory cell transistor source and drain regions are free of the silicide layer thereon. Accordingly, low contact resistance silicide regions may be selectively provided in memory cells without degrading the leakage characteristics thereof.
申请公布号 US6015748(A) 申请公布日期 2000.01.18
申请号 US19990304355 申请日期 1999.05.04
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KIM, HONG-KI;LEE, DUCK-HYUNG;CHOI, CHANG-SIK
分类号 H01L21/8239;H01L27/105;(IPC1-7):H01L21/320 主分类号 H01L21/8239
代理机构 代理人
主权项
地址