发明名称 NONVOLATILE SEMICONDUCTOR MEMORY
摘要 <p>PROBLEM TO BE SOLVED: To obtain a nonvolatile semiconductor memory in which a third positive potential for an erasure verify operation can be supplied from a negative- voltage generation circuit which supplies a negative voltage or a ground voltage to a word line. SOLUTION: In an EEPROM, a P-potential supply circuit 201 which supplies a potential to the source of a P-channel transistor 101 constituting an inverter 103 connected to a word line W511 from a word line W000 is provided, an N-potential supply circuit 202 which supplies a potential to the source of an N-channel transistor 102 constituting the inverter 103 is provided, a read-write judgment circuit 209 which judges whether an operation is performed in a readout mode or a write mode is provided, and an erasure judgment circuit 109 which judges whether an operation is performed in an erasure mode or not is provided. On the basis of the output of the read-write judgment circuit 209 and on the basis of the output of the erasure judgment circuit 109, the P- potential supply circuit 201 outputs any one of a first positive potential, a second positive potential and a ground potential, and the N-potential supply circuit 202 outputs any one of a third positive potential, the ground potential and a negative potential.</p>
申请公布号 JP2000011676(A) 申请公布日期 2000.01.14
申请号 JP19980182927 申请日期 1998.06.29
申请人 NEC CORP 发明人 FUJIO RYOSUKE
分类号 G11C16/06;G11C5/14;G11C16/00;G11C16/10;G11C16/12;G11C16/34;(IPC1-7):G11C16/06 主分类号 G11C16/06
代理机构 代理人
主权项
地址