发明名称 PROCESSOR BRIDGE WITH DISSIMILAR DATA ACCESS
摘要 A bridge for a multi-processor system includes bus interfaces for connection to an I/O bus of a first processing set, an I/O bus of a second processing set and a device bus. A bridge control mechanism is operable to compare address and data phases of I/O accesses by the first and second processing sets. A direct memory access mechanism is operable to initiate a direct memory access operation to read from a corresponding location in each processor set into a respective dissimilar data register associated with each processing set. The bridge control mechanism is operable during the direct memory access operation to disregard differences in the data phase for the dissimilar data write access. As a result it is possible to transfer dissimilar data from the processors into the bridge in a combined (lockstep comparison) mode. In a subsequent phase the bridge control mechanism responds to a read destination address supplied in common by the first and second processing sets for a dissimilar data read access to supply data read from a determined one of the dissimilar data registers to the first and second processing sets. In this manner the data from one processing set can be copied to the other processing set while in a combined mode.
申请公布号 WO9966405(A1) 申请公布日期 1999.12.23
申请号 WO1999US12432 申请日期 1999.06.03
申请人 SUN MICROSYSTEMS, INC. 发明人 ROWLINSON, STEPHEN;OYELAKIN, FEMI, A.;GARNETT, PAUL, J.
分类号 G06F11/18;G06F11/16;G06F13/36;G06F13/40;(IPC1-7):G06F11/16;G06F13/28 主分类号 G06F11/18
代理机构 代理人
主权项
地址