发明名称 Method of making an asymmetrical IGFET with a silicide contact on the drain without a silicide contact on the source
摘要 A method of making an asymmetrical IGFET is disclosed. The method includes providing a semiconductor substrate with an active region, wherein the active region includes a source region and a drain region, forming a gate insulator on the active region, forming a gate on the gate insulator and over the active region, implanting arsenic into the active region to provide a greater concentration of arsenic in the source region than in the drain region, growing an oxide layer over the active region, wherein the oxide layer has a greater thickness over the source region than over the drain region due to the greater concentration of arsenic in the source region than in the drain region, forming a source in the source region and a drain in the drain region, depositing a refractory metal over the gate, the source, the drain, and the oxide layer, and reacting the refractory metal with the drain without reacting the refractory metal with the source, thereby forming a silicide contact on the drain without forming a silicide contact on the source. Advantageously, the IGFET has low source-drain resistance, shallow channel junctions, and an LDD that reduces hot carrier effects.
申请公布号 US6004849(A) 申请公布日期 1999.12.21
申请号 US19970911745 申请日期 1997.08.15
申请人 ADVANCED MICRO DEVICES, INC. 发明人 GARDNER, MARK I.;KADOSH, DANIEL;DUANE, MICHAEL
分类号 H01L21/28;H01L21/336;H01L29/78;(IPC1-7):H01L21/265 主分类号 H01L21/28
代理机构 代理人
主权项
地址