发明名称 Multiple phase synchronous race delay clock distribution circuit with skew compensation
摘要 A dual phase synchronous race delay clock circuit that will create an internal clock signal in an integrated circuit that is synchronized with and has minimum skew from an external system clock signal is disclosed. The synchronous race delay circuit has an input buffer circuit to receive, buffer, and amplify an external clock signal. The input buffer circuit has a delay time that is the first delay time. A fast pulse generator is connected to the input buffer circuit to create a fast pulse signal. The fast pulse generator is connected to a slow pulse generator to create a slow pulse signal. The fast pulse generator and the slow pulse generator is connected to a race delay measurement means to determine a measurement of a period of the external system clock by comparing a time difference between the slow pulse signal and a following fast pulse signal. A delay control means is connected to the race delay measurement means to receive the measurement of the period of the external system clock. The delay control means will create a first phase control pulse and a second phase control pulse. A duty cycle synchronizer means is connected to the delay control means to create the dual phases of the internal clock from the first phase control pulse and the second phase control pulse. An internal buffer will buffer and amplify the two phases of the internal clock signal that is aligned with the external clock signal to have minimum skew.
申请公布号 US5999032(A) 申请公布日期 1999.12.07
申请号 US19980035053 申请日期 1998.03.05
申请人 ETRON TECHNOLOGY, INC. 发明人 WANG, GYH-BIN;TIEN, LI-CHIN
分类号 G06F1/10;(IPC1-7):H03K5/14;H03L7/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址