发明名称 ANALOOG-DIGITAAL-OMZETTER.
摘要 1,128,256. Analogue-to-digital converters. SIEMENS A.G. 27 May, 1966 [28 May, 1965 (2)], No. 23852/66. Heading G4H. An analogue-to-digital converter - comprises a number of encoder stages, equal to the number of digits in the outputs, the stages being arranged in series and each comprising a decision circuit and a store, the first stage receiving the signal to be converted, the polarity of the signal being determined by the decision circuit and a signal.equal to half the digit value being added to, or subtracted from the stored signal according to the polarity, the resulting signal passing to the next stage where the; process is repeated. The'form of Fig. 1 has three stages. The input Si is tested by the decision circuit E1 to determine whether it is positive or negative. If it is-negative a value of half the value of the digit is added, and if positive, the same value is subtracted. The store Tp1 stores the signal Si on a capacitor, the value A/2 being applied to the-output. The resulting signal is doubled at V1 and applied to store Tp2 and decision circuit E2. The same value A/2 is then added to or subtracted from the stored signal as before depending on its polarity, and the resulting signal is doubled again at V2 The decision circuit E3 again determines the polarity. The outputs of the three decision circuits indicate in binary scale the value of the input Si. In the form of Fig. 3 the input signal Si is sampled by a switch operated by clock pulses To and the samples are stored on capacitor Co. The output from capacitor Co is applied through amplifier V1 and a switch operated by clock pulses T1 to store C1 It is also applied through amplifier TV1 to decision circuit E1 detecting the polarity as before and applying a positive or negative signal through amplifier TV1<SP>1</SP> to be added to the output from capacitor C1 amplified at V 1<SP>1</SP>. The gain of the whole stage is 2. The next phase is similar. For greater accuracy the circuits may be made symmetrical, there being two capacitors storing the outputs of a differential amplifier with a centre earth connection. The binary outputs of the decision circuits may be all gated out together and serialized by a delay line train. The switches are diodes and their capacitances may be neutralized by -cross-connections between the two arms of the symmetrical circuits. Inductive coils may be provided to form, with the capacitors. resonant circuits designed to charge the capacitors as rapidly as possible. The amplifiers may be transistors circuits. High impedance input circuits to the differential amplifiers are described. The stores may comprise inductances instead of capacitances.
申请公布号 NL147900(B) 申请公布日期 1975.11.17
申请号 NL19660006761 申请日期 1966.05.17
申请人 SIEMENS AKTIENGESELLSCHAFT, BERLIJN EN MUENCHEN, BONDSREPUBLIEK DUITSLAND. 发明人
分类号 G06G7/04;G06G7/25;H03M1/00;H04B14/04 主分类号 G06G7/04
代理机构 代理人
主权项
地址