发明名称 Page buffer having negative voltage level shifter
摘要 A page buffer facilitates programming of a memory cell within an associated memory array by selectively connecting a bit line associated with the memory cell to a negative voltage supply in response to the logic state of a data signal. The page buffer includes an SRAM latch having first and second nodes, a cross-coupled latch having first and second nodes, and a pass transistor. The first node of the SRAM latch is coupled to receive the data signal and to a first control terminal of the cross-coupled latch. The second node of the SRAM latch is coupled to a second control terminal of the cross-coupled latch. The second node of the cross-coupled latch is coupled to a gate of the pass transistor which, in turn, is connected between the bit line and the negative voltage supply. When the data signal is in a first logic state, the cross-coupled latch turns on the pass transistor and, in connecting the bit line to the negative voltage supply, facilitates programming of the cell. When the data signal is in a second logic state, the cross-coupled latch turns off the pass transistor and allows the bit line to float which, in turn, precludes programming of the cell.
申请公布号 US5973967(A) 申请公布日期 1999.10.26
申请号 US19970985561 申请日期 1997.12.05
申请人 PROGRAMMABLE MICROELECTRONICS CORPORATION 发明人 NGUYEN, CHINH D.;YU, ANDY TENG-FENG;KOWSHIK, VIKRAM;SARIN, VISHAL
分类号 G05F3/24;G11C8/08;G11C16/08;G11C16/10;(IPC1-7):G11C16/04;G11C11/00 主分类号 G05F3/24
代理机构 代理人
主权项
地址