发明名称
摘要 A digital signal processor according to the present invention comprises, a data bus, a control line for supplying a pre-charge signal at the beginning of each cycle, a first memory for providing a first data stored in a first address to the data bus at a first cycle, for receiving the first data from the data bus and storing the first data in a second address at a second cycle successively with the first cycle, a second memory for storing a second a second data, an arithmetic circuit coupled to the data bus and the second memory, for receiving the first and second data at the first cycle, for performing arithmetic operation and producing a result data in response to the first data and second data at the second cycle, a pre-charge circuit for providing a potential to the data bus in response to the pre-charge signal, a pre-charge control circuit for transferring the pre-charge signal to the pre-charge circuit at the first cycle, and for inhibiting the transfer of the pre-charge signal at the second cycle. It is possible to provide a digital signal processor capable of operating at low power consumption with high integration. <IMAGE>
申请公布号 JP2862723(B2) 申请公布日期 1999.03.03
申请号 JP19920058228 申请日期 1992.03.16
申请人 OKI DENKI KOGYO KK 发明人 YANAGA OSAMU;OKUAKI YASUYUKI
分类号 H04N5/14;G06T5/20;H03H17/02;(IPC1-7):G06T5/20 主分类号 H04N5/14
代理机构 代理人
主权项
地址