发明名称 Reduction of dopant diffusion by the co-implantation of impurities into the transistor gate conductor
摘要 Diffusion of dopants within the gate of the transistor and/or the source/drain regions can be inhibited by the ion co-implantation of impurities in addition to the ion implantation of the n-type or p-type dopants. Implanting a combination of nitrogen and carbon for p-type devices in addition to the p-type dopants and implanting a combination of nitrogen and fluorine for n-type devices in addition to the n-type dopants, significantly reduces the diffusion of the n-type and p-type dopants. The co-implantation of the additional impurities may be performed before patterning of the polysilicon layer to yield the gate conductors. The impurities may be implanted first, followed by the n-type or p-type dopants. Additional implantation of the impurities may be performed after the patterning of the polysilicon layer in order to reduce dopant diffusion in the source and drain regions. The ion implantation of the gate conductors and source/drain regions may performed at the same time following the patterning of the polysilicon layer.
申请公布号 US5959333(A) 申请公布日期 1999.09.28
申请号 US19980138989 申请日期 1998.08.24
申请人 ADVANCED MICRO DEVICES, INC. 发明人 GARDNER, MARK I.;FULFORD, H. JIM;WRISTERS, DERICK J.
分类号 H01L21/265;H01L21/28;H01L21/336;H01L21/8238;H01L29/08;H01L29/49;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113 主分类号 H01L21/265
代理机构 代理人
主权项
地址