发明名称 I/O bias circuit insensitive to inadvertent power supply variations for MOS memory
摘要 An input/output bias circuit used in MOS memory devices is insensitive to inadvertent power supply variations. A memory cell, programmed to a given state, has a terminal connected to a first node. A first MOS switch, normally open, is connected between the first node and a ground terminal. A biasing circuit and a second MOS switch, normally closed, are connected between a power supply terminal and the first node. The first node is connected to one of two input terminals of a sense amplifier, the second input terminal being connected to a sense amplifier enable/disable signal. Upon selecting the memory cell, the first switch is turned on and the second switch is turned off for a first period of time. During this period, the biasing circuit and the first switch interact to bias the first node to a potential equal to one threshold voltage below the supply voltage. During a second period of time immediately after the first period, both switches 1 and 2 are turned off. During this period, the biasing circuit interacts with the memory cell to bias the first node to a potential corresponding to the state of the memory cell. Also during the second period of time the sense amplifier is enabled to detect the state of the memory cell by sensing the potential on the first node.
申请公布号 US5949722(A) 申请公布日期 1999.09.07
申请号 US19980062175 申请日期 1998.04.16
申请人 MOSEL VITELIC 发明人 LIU, LAWRENCE;LI, LI-CHUN;MURRAY, MICHAEL
分类号 G11C7/10;G11C11/4096;(IPC1-7):G11C7/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址