发明名称 Fully-pipelined fixed-latency communications system with a real time dynamic bandwidth allocation
摘要 The present invention provides for an on-chip communications method with fully distributed control combining a fully-pipelined, fixed-latency, synchronous bus with a two-level arbitration scheme where the first level of arbitration is a framed, time-division-multiplexing arbitration scheme and the second level is a fairly-allocated round-robin scheme implemented using a token-passing mechanism. Both the latency and the bandwidth allocation are software programmable in real-time operation of the system. The present invention also provides for a communications system where access to a shared resource is controlled by the above communications protocol. Access to and from the shared resource from the subsystem is through a bus interface module. The bus interface modules provide a level of indirection between the subsystem to be connected and the shared resource. This allows the decoupling of system performance requirements from subsystem requirements. Communication over the bus is fully memory mapped.
申请公布号 US5948089(A) 申请公布日期 1999.09.07
申请号 US19970924368 申请日期 1997.09.05
申请人 SONICS, INC. 发明人 WINGARD, DREW ERIC;ROSSEEL, GEERT PAUL
分类号 G06F13/36;G06F13/362;G06F13/368;G06F13/37;G06F13/42;(IPC1-7):G06F13/00 主分类号 G06F13/36
代理机构 代理人
主权项
地址
您可能感兴趣的专利